# Project 64: Digital Phase-Locked

By: Abhishek Sharma, Ayush Jain, Gati Goyal, Nikunj Agrawal

Documentation Specialist: Dhruv Patel & Nandini Maheshwari

Created By Fearn Alpha

# Contents

| 1        | Project Overview                                                                                                                                                                                                                             | ٠  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2        | Digital Phase-Locked Loop(PLL) Divider         2.1       Key Concept of Digital Phase-Locked Loop(PLL) Divider          2.2       Working of Digital Phase-Locked Loop(PLL) Divider          2.3       RTL Code          2.4       Testbench | 4  |
| 3        | Results           3.1 Simulation            3.2 Schematic            3.3 Synthesis Design                                                                                                                                                    | 6  |
| 4        | Advantages of Digital Phase-Locked Loop(PLL) Divider                                                                                                                                                                                         | 7  |
| <b>5</b> | Disadvantages of Digital Phase-Locked Loop(PLL) Divider                                                                                                                                                                                      | 8  |
| 6        | Applications of Digital Phase-Locked Loop(PLL) Divider                                                                                                                                                                                       | Ć  |
| 7        | Summary                                                                                                                                                                                                                                      | Ć  |
| 8        | $\mathbf{FAQs}$                                                                                                                                                                                                                              | 10 |

Created By Team Alpha

## 1 Project Overview

A Digital Phase-Locked Loop (PLL) Divider project focuses on designing a system that synchronizes a clock signal with a reference frequency, effectively dividing a high-frequency input signal to a lower output frequency. The key components include a Phase Detector (PD), which compares the input and feedback signals; a Loop Filter, which smooths the error signal; and a Voltage-Controlled Oscillator (VCO) that adjusts the frequency based on the feedback. The project aims for precise frequency division, minimal phase noise, and digital control for flexibility, making it ideal for applications in communication systems, clock generation, and signal processing.

# 2 Digital Phase-Locked Loop(PLL) Divider

## 2.1 Key Concept of Digital Phase-Locked Loop(PLL) Divider

The key concept of a Digital Phase-Locked Loop (PLL) Divider is to maintain a stable output frequency by synchronizing an input signal (often a high-frequency clock) with a reference signal. The system divides the frequency of the input signal to generate a lower output frequency while keeping the phase relationship between the input and output stable.

Key Concepts:

#### • Phase Detection:

A Phase Detector compares the phase difference between the reference signal and the feedback signal from the output, generating an error signal.

## • Error Signal Processing:

The error signal is processed by a digital loop filter, which smooths the signal and removes high-frequency noise.

#### • Frequency Control:

The filtered error signal controls a Digital Voltage-Controlled Oscillator (DVCO) or a Numerically Controlled Oscillator (NCO) to adjust the output frequency.

## • Frequency Division:

The system divides the input frequency by a set factor, determined by the digital control logic, providing a lower, stable output frequency.

The PLL divider is commonly used in clock generation, frequency synthesis, and communication systems to ensure reliable signal timing.

## 2.2 Working of Digital Phase-Locked Loop(PLL) Divider

#### 1. Phase Detection

The Phase Detector (PD) compares the phase difference between the reference signal and the feedback signal (output signal from the system). It generates a phase error signal that represents the difference in timing between the two signals.

## 2. Error Signal Processing

The phase error signal is sent to the Digital Loop Filter, which processes the error signal to smooth out high-frequency noise and oscillations, ensuring a stable output.

In a digital PLL, the loop filter is typically implemented with digital components (such as a low-pass filter) to reduce complexity and improve precision.

## 3. Frequency Control

The filtered error signal is fed to a Digital Voltage-Controlled Oscillator (DVCO) or a Numerically Controlled Oscillator (NCO). This oscillator adjusts its output frequency based on the error signal. The feedback signal from the VCO or NCO is sent back to the phase detector for continuous phase comparison.

#### 4. Frequency Division

The feedback loop creates a stable relationship between the input frequency and the output frequency. The system divides the input frequency by a set division factor, producing the desired output frequency. The division factor can be controlled digitally by adjusting the feedback path, allowing for flexibility in the frequency division.

## 5. Locking the Phase

As the PLL system adjusts the VCO or NCO based on the error signal, the system "locks" onto the reference signal. The phase difference between the input and output becomes minimal, ensuring synchronization and stable output.

## 2.3 RTL Code

Listing 1: Digital Phase-Locked Loop(PLL) Divider

```
2 module PLLDivider #(parameter DIVISOR = 4) (
      input logic clk_in, reset,
      output logic clk_out
5 );
      logic [31:0] counter;
6
      always_ff @(posedge clk_in or posedge reset) begin
           if (reset) begin
9
               counter <= 0;
               clk_out <= 0;
           end else begin
               if (counter == (DIVISOR - 1)) begin
13
                    clk_out <= ~clk_out; // Toggle output clock</pre>
                    counter <= 0; // Reset counter</pre>
               end else begin
                    counter <= counter + 1; // Increment counter</pre>
17
               end
18
19
           end
      end
21 endmodule
```

## 2.4 Testbench

Listing 2: Digital Phase-Locked Loop(PLL) Divider

```
2 module PLLDivider_tb;
      logic clk_in, reset, clk_out;
      parameter DIVISOR = 4;
      PLLDivider #(.DIVISOR(DIVISOR)) uut (.clk_in(clk_in),
         .reset(reset), .clk_out(clk_out));
      initial begin
          clk_in = 0; reset = 1; #10;
9
          reset = 0;
10
11
          // Clock generation
          forever #5 clk_in = ~clk_in; // 100MHz clock
13
      end
14
     initial begin
16
          // Test the PLL Divider
17
          \#100; // Wait for a while
          $display("clk_out after reset: %b", clk_out);
          #200; // Observe the clock output
          $display("clk_out after some time: %b", clk_out);
          // Add more time to observe behavior
          #400;
          $finish;
      end
26
27 endmodule
```

Created By

# 3 Results

## 3.1 Simulation



Figure 1: Simulation of Digital Phase-Locked Loop(PLL) Divider

## 3.2 Schematic



Figure 2: Schematic of Digital Phase-Locked Loop(PLL) Divider

## 3.3 Synthesis Design



Figure 3: Synthesis Design of Digital Phase-Locked Loop(PLL) Divider

# 4 Advantages of Digital Phase-Locked Loop(PLL) Divider

## 1. Precision and Stability

Digital PLL dividers can achieve highly stable and precise frequency division, with minimal phase jitter or drift, ensuring reliable synchronization between the input and output signals.

## 2. Digital Control

The digital nature of the PLL allows for easy integration with digital systems and control. It provides flexibility to adjust the division factor via digital signals or software, making it adaptable to different applications.

## 3. Reduced Noise and Jitter

With the use of digital filtering techniques and numerical control, digital PLLs can effectively reduce noise and jitter, producing cleaner output signals, which is crucial in high-performance systems.

### 4. Scalability

Digital PLLs can easily be scaled to support different division ratios by modifying digital control parameters, making them versatile for various frequency ranges and applications.

## 5. Improved Integration

Digital PLL dividers can be integrated on a single chip with other digital circuits, reducing the complexity of the overall system and improving space and power efficiency.

#### 6. Lower Cost

As digital PLLs rely on digital logic and do not require complex analog components (like traditional PLLs), they tend to be more cost-effective, especially for mass production in consumer electronics and communication systems.

## 7. High-Speed Operation

Digital PLLs are capable of operating at high speeds due to advancements in digital circuit design, making them suitable for modern high-frequency applications in communication and signal processing.

## 8. Reduced Sensitivity to Process Variations

Digital PLLs are generally less sensitive to temperature and voltage variations compared to analog PLLs, providing better consistency and reliability in fluctuating environmental conditions.

## 9. Flexibility for Multiple Output Frequencies

By adjusting the digital control logic, the system can provide multiple output frequencies, making digital PLL dividers highly adaptable for different system requirements.

# 5 Disadvantages of Digital Phase-Locked Loop(PLL) Divider

## 1. Complexity in Design

Digital PLL dividers require careful design of digital components like phase detectors, filters, and oscillators. Implementing these systems can be complex, especially when achieving high precision or optimizing for low noise and jitter.

## 2. Limited Bandwidth

Digital PLLs typically have a more limited bandwidth compared to their analog counterparts, making them less suitable for extremely high-frequency applications where a broader frequency range is required.

## 3. Power Consumption

While digital PLLs are often more power-efficient than their analog counterparts in low-power applications, they can still consume significant power, particularly at higher frequencies or when running complex digital filtering and control processes.

#### 4. Latency

Digital PLLs introduce some latency in the feedback loop due to the digital processing involved (e.g., filtering, error signal computation) This can be problematic in applications where real-time response is critical.

### 5. Phase Noise

Although digital PLLs can reduce noise, they may still be more susceptible to certain types of phase noise compared to analog PLLs, especially at lower frequencies or when using less advanced digital processing techniques.

## 6. Limited Fine Control

Achieving very fine control of the phase and frequency may be more challenging in a digital PLL compared to an analog PLL, especially when extremely small adjustments are needed in high-precision applications.

### 7. Hardware Overhead

Digital PLLs may require additional hardware, such as a digital controller or additional logic circuits, which can increase the overall system complexity and resource usage, especially in systems with limited hardware resources.

#### 8. Fixed Frequency Divisions

Some digital PLL dividers may offer limited flexibility in terms of programmable or variable frequency division factors. Changing division ratios might require reconfiguration or redesign, which could make them less adaptable for certain applications.

## 9. Noise in High-Speed Circuits

At very high operating frequencies, digital circuits can introduce more noise or spurious signals, which

may reduce the performance of the PLL divider and impact the overall signal quality.

# 6 Applications of Digital Phase-Locked Loop(PLL) Divider

## 1. Clock Generation:

Used in generating stable clock signals for digital systems.

## 2. Data Communication:

For clock recovery and frequency division multiplexing.

### 3. RF Systems:

Used in frequency division and signal downconversion.

## 4. Phase Modulation:

In phase modulation and demodulation systems.

## 5. Test Equipment:

In signal generators and frequency counters.

## 6. Microprocessors/FPGA:

For clock generation and distribution.

## 7. Synchronization:

Ensuring timing alignment in distributed systems.

## 8. Telecommunication:

For carrier synchronization and signal reception.

## 9. Digital Signal Processing:

In sample rate conversion.

## 10. Power Management:

For voltage reference clocks in power regulation.

# 7 Summary

A Digital Phase-Locked Loop (PLL) Divider is a system used to synchronize and divide frequencies in various applications. It works by comparing the phase of an input signal with a reference, adjusting the frequency to maintain synchronization, and dividing the frequency to a desired lower value. Key applications include clock generation, data communication, RF systems, phase modulation, test equipment, and microprocessors. It is essential for frequency division, signal recovery, synchronization across distributed systems, and in high-precision digital signal processing and telecommunications. Digital PLL dividers provide stability, precision, and flexibility across diverse fields.

# 8 FAQs

## 1. Can a Digital PLL Divider be used in high-frequency applications?

Yes, Digital PLL Dividers are capable of operating at high speeds, but their performance depends on the design and quality of digital components used. They are commonly used in systems requiring stable and precise frequency division.

## 2. How is a Digital PLL Divider different from an analog PLL?

A Digital PLL uses digital components like digital phase detectors and numerically controlled oscillators, offering flexibility, ease of integration, and digital control, while analog PLLs use analog components, which may offer better performance in some high-speed or low-noise scenarios but are more complex to design and tune.

## 3. What is the typical frequency range of a Digital PLL Divider?

The frequency range depends on the specific design and application, but digital PLL dividers are commonly used in systems ranging from low to high-frequency (e.g., from kilohertz to gigahertz frequencies).

## 4. How can I configure a Digital PLL Divider for different frequency ratios?

The division factor can be adjusted by modifying the feedback loop or using digital control logic, allowing the PLL divider to generate different output frequencies based on the required division ratio.

## 5. What is a Digital Phase-Locked Loop (PLL) Divider?

A Digital PLL Divider is a system used to synchronize and divide frequencies. It compares the phase of an input signal to a reference, adjusts the frequency to maintain synchronization, and divides the input frequency by a set factor.

## 6. How does a Digital PLL Divider work?

The system works by detecting the phase difference between the input signal and feedback signal, processing the error signal through a loop filter, and controlling an oscillator to adjust the output frequency until the system "locks" and maintains a stable, divided output frequency.